TY - JOUR N2 - The paper presents a novel implementation of a time-to-digital converter (TDC) in field-programmable gate array (FPGA) devices. The design employs FPGA digital signal processing (DSP) blocks and gives more than two-fold improvement in mean resolution in comparison with the common conversion method (carry chain-based time coding line). Two TDCs are presented and tested depending on DSP configuration. The converters were implemented in a Kintex-7 FPGA device manufactured by Xilinx in 28 nm CMOS process. The tests performed show possibilities to obtain mean resolution of 4.2 ps but measurement precision is limited to at most 15 ps mainly due to high conversion nonlinearities. The presented solution saves FPGA programmable logic blocks and has an advantage of a wider operation range when compared with a carry chain-based time coding line. L1 - http://journals.pan.pl/Content/114023/PDF/04_MMS_4_INTERNET.pdf L2 - http://journals.pan.pl/Content/114023 PY - 2019 IS - No 4 EP - 643 DO - 10.24425/mms.2019.130570 KW - time-to-digital converter KW - time coding line KW - time interval counter KW - digital signal processing KW - field-programmable gate array A1 - Kwiatkowski, Paweł PB - Polish Academy of Sciences Committee on Metrology and Scientific Instrumentation VL - vol. 26 DA - 2019.12.28 T1 - Employing FPGA DSP blocks for time-to-digital conversion SP - 631 UR - http://journals.pan.pl/dlibra/publication/edition/114023 T2 - Metrology and Measurement Systems ER -