@ARTICLE{Wei_Xiaohan_An_2021, author={Wei, Xiaohan and Wei, Xingzhong and Luo, Zhongqiang and Wang, Jianwu and Cheng, Kaixing}, volume={vol. 67}, number={No 2}, journal={International Journal of Electronics and Telecommunications}, pages={289-294}, howpublished={online}, year={2021}, publisher={Polish Academy of Sciences Committee of Electronics and Telecommunications}, abstract={The clock synchronization is considered as a key technology in the time-sensitive networking (TSN) of 5G fronthaul. This paper proposes a clock synchronization enhancement method to optimize the link delays, in order to improve synchronization accuracy. First, all the synchronization dates are filtered twice to get the good calculation results in the processor, and then FPGA adjust the timer on the slave side to complete clock synchronization. This method is implemented by Xilinx Zynq UltraScale+ MPSoC (multiprocessor system-on-chip), using FPGA+ARM software and hardware co-design platform. The master and slave output Pulse Per-Second signals (PPS). The synchronization accuracy was evaluated by measuring the time offset between PPS signals. Contraposing the TSN, this paper compares the performance of the proposed scheme with some previous methods to show the efficacy of the proposed work. The results show that the slave clock of proposed method is synchronized with the master clock, leading to better robustness and significant improvement in accuracy, with time offset within the range of 40 nanoseconds. This method can be applied to the time synchronization of the 5G open fronthaul network and meets some special service needs in 5G communication.}, type={Article}, title={An Enhanced IEEE1588 Clock Synchronization for Link Delays Based on a System-on-Chip Platform}, URL={http://journals.pan.pl/Content/118899/PDF/42_2959_Wei_sk_new.pdf}, doi={10.24425/ijet.2021.135978}, keywords={IEEE1588, clock synchronization, fronthaul, TSN, System-on-chip}, }