TY - JOUR N2 - This paper describes the arithmetic blocks based on Montgomery Multiplier (MM), which reduces complexity, gives lower power dissipation and higher operating frequency. The main objective in designing these arithmetic blocks is to use modified full adder structure and carry save adder structure that can be implemented in algorithm based MM circuit. The conventional full adder design acts as a benchmark for comparison, the second is the modified Boolean equation for full adder and third design is the design of full adder consisting of two XOR gate and a 2-to-1 Multiplexer. Besides Universal gates such as NOR gate and NAND gate, full adder circuits are used to further improve the speed of the circuit. The MM circuit is evaluated based on different parameters such as operating frequency, power dissipation and area of occupancy in FPGA board. The schematic designs of the arithmetic components along with the MM architecture are constructed using Quartus II tool, while the simulation is done using Model sim for verification of circuit functionality which has shown improvement on the full adder design with two XOR gate and one 2-to-1 Multiplexer implementation in terms of power dissipation, operating frequency and area. L1 - http://journals.pan.pl/Content/113306/PDF/64_6.09.pdf L2 - http://journals.pan.pl/Content/113306 PY - 2019 IS - No 3 EP - 483 DO - 10.24425/ijet.2019.129802 KW - FPGA KW - Model Sim KW - Power dissipation KW - speed KW - Universal Logic A1 - Velrajkumar, P. A1 - Senthilpari, C. A1 - Sheela Francisca, J. A1 - Nirmal Raj, T. PB - Polish Academy of Sciences Committee of Electronics and Telecommunications VL - vol. 65 DA - 2019.09.06 T1 - Low Power and Improved Speed Montgomery Multiplier using Universal Building Blocks SP - 477 UR - http://journals.pan.pl/dlibra/publication/edition/113306 T2 - International Journal of Electronics and Telecommunications ER -